

# **Gigabit Ethernet Consortium** Clause 28 Auto-Negotiation State Machine Test Suite v5.7 Report

UNH-IOL — 121 Technology Drive, Suite 2 — Durham, NH 03824 — 603.862.0090 Consortium Manager: Gerard Nadeau — <u>grn@iol.unh.edu</u> — 603.862.0166

Bob T. Vendor Computer Inc. 752 Orlando Lane Durham, NH 05852 February 8, 2006 Report Rev. 1.0

Enclosed are the results from the Clause 28 Auto-Negotiation State Machine testing performed on:

Device Under Test (DUT):Computer HBL7845 NICHardware Version:Not AvailableFirmware Version:Not AvailableSoftware Version:1005Miscellaneous:PHY: Int LCX72A; Magnetics: BET 04M \$558-5999-T7

The test suite referenced in this report is available at the UNH-IOL website:

ftp://ftp.iol.unh.edu/pub/ethernet/test suites/State Machine Suite/State Machine Base Page Test Suite v5.7.pdf

Issues Observed While Testing

28.4.4 – Link Integrity and RD Active part a: It was observed that the DUT improperly implemented RD=active For specific details regarding issues please see the corresponding test result.

Testing Completed 02/08/2006

John Q. Tester jonny5@iol.unh.edu Review Completed 02/08/2006

John Q. Reviewer johngreviewer@iol.unh.edu

### **Digital Signature Information**

This document was created using an Adobe digital signature. A digital signature helps to ensure the authenticity of the document, but only in this digital format. For information on how to verify this document's integrity proceed to the following site:

#### http://www.iol.unh.edu/certifyDoc/

If the document status still indicates "Validity of author NOT confirmed", then please contact the UNH-IOL to confirm the document's authenticity. To further validate the certificate integrity, Adobe 6.0 should report the following fingerprint information:

MD5 Fingerprint: 8664 5701 3DC2 368A 0CC0 A1D7 792C D70C SHA-1 Fingerprint: BF96 86A2 E723 9795 C8EA B9F8 1E10 BF22 1D61 3CE

#### **Result Key**

The following table contains possible results and their meanings:

| Result         | Interpretation                                                                                      |
|----------------|-----------------------------------------------------------------------------------------------------|
| PASS           | The Device Under Test (DUT) was observed to exhibit conformant behavior.                            |
| PASS with      | The DUT was observed to exhibit conformant behavior however an additional explanation of the        |
| Comments       | situation is included, such as due to time limitations only a portion of the testing was performed. |
| FAIL           | The DUT was observed to exhibit non-conformant behavior.                                            |
| Warning        | The DUT was observed to exhibit behavior that is not recommended.                                   |
| Informative    | Results are for informative purposes only and are not judged on a pass of fail basis.               |
| Refer to       | From the observations, a valid pass or fail could not be determined. An additional explanation of   |
| Comments       | the situation is included.                                                                          |
| Not Applicable | The DUT does not support the technology required to perform these tests.                            |
| Not Available  | Due to testing station or time limitations, the tests could not be performed.                       |
| Borderline     | The observed values of the specified parameters are valid at one extreme, and invalid at the other. |
| Not Tested     | Not tested due to the time constraints of the test period.                                          |

## **Test Setup**

All tests were completed using the UNH-IOL created Python Board, with exception of test 28.1.4. This board allows us to view signaling transmitted and received before establishing a link, along with viewing the type of link signaling a device is transmitting. Some of our testing tools can be viewed at: http://www.iol.unh.edu/consortiums/ethernet/tools/aneg/

Some tests required the use of specific Smart Bits cards to establish a link and send packets.

28.1.4 - NLP Compliance uses an oscilloscope to capture the form of the DUTs Link Test Pulse.

| Test System Hardware         |                                |
|------------------------------|--------------------------------|
| Real-time DSO                | LECROY,9354AM,935401934,08.0.1 |
| Vector Network Analyzer      |                                |
| Arbitrary Waveform Generator |                                |

28.4.4 – Link Integrity and RD Active uses an Arbitrary Waveform Generator, which allows us to transmit 10BASE-T frames after establishing a 10BASE-T link.



## **GROUP 1: BASE PAGE TRANSMISSION**

| Test # and Label                                                                                                                                                                                             |                                    | Part(s)                           | <b>Result</b> (s)                 |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------------------------------|-----------------------------------|--|
| 28.1.1 – Transmit Link Burst                                                                                                                                                                                 | Timer                              | a                                 | PASS                              |  |
| <b>Expected Results and Proce</b>                                                                                                                                                                            | dural Comments                     |                                   |                                   |  |
| Purpose: To verify proper separation of consecutive fast link test pulse (FLP) bursts.<br>a. The separation of FLP bursts should be $14 \pm 8.3$ ms                                                          |                                    |                                   |                                   |  |
| <b>Comments on Test Results</b>                                                                                                                                                                              |                                    |                                   |                                   |  |
| a. The separation of FLPs f<br>FLP has been observed:                                                                                                                                                        | rom the rising edge of the last    | pulse in an FLP to the risin      | g edge of the first pulse in an   |  |
| Transmit_link_burst_timer<br>Of 954 FLP gaps observed                                                                                                                                                        | max: 14.3395 ms $\pm$ 0.5 $\mu$ s  | avg: 14.3380 ms $\pm$ 0.5 $\mu$ s | min: 14.3370 ms ± 0.5 μs          |  |
|                                                                                                                                                                                                              |                                    |                                   |                                   |  |
| Test # and Label                                                                                                                                                                                             |                                    | Part(s)                           | Result(s)                         |  |
| 28.1.2 – Interval Timer                                                                                                                                                                                      |                                    |                                   | PASS<br>PASS                      |  |
| Expected Results and Procedural Comments                                                                                                                                                                     |                                    |                                   |                                   |  |
| Purpose: To verify that the device under test (DUT) transmits FLPs with valid pulse separation.<br>a. $2x$ interval_timer should be $125 \pm 14 \ \mu s$<br>b. Interval_timer should be $62.5 \pm 7 \ \mu s$ |                                    |                                   |                                   |  |
| Comments on Test Results                                                                                                                                                                                     |                                    |                                   |                                   |  |
| Timings below conform to pro-                                                                                                                                                                                | oper values:                       |                                   |                                   |  |
| 2x Interval_timer<br>Of 10,494 Clk-Clk gaps                                                                                                                                                                  | max: 128.500 $\mu$ s ± 0.5 $\mu$ s | avg: 127.999 μs ± 0.5 μs          | min: 127.000 μs ± 0.5 μs          |  |
| Interval_timer<br>Of 9,542 Clk-Data gaps                                                                                                                                                                     | max: 64.500 μs ± 0.5 μs            | avg: 63.793 μs ± 0.5 μs           | min: 61.000 $\mu$ s ± 0.5 $\mu$ s |  |
|                                                                                                                                                                                                              |                                    |                                   |                                   |  |

| Test # and Label                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Part(s)        | <b>Result</b> (s)         |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------|--|
| 28.1.3 – Transmitted Link Code Word (Base Page) Encoding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | a              | PASS                      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | b              | PASS                      |  |
| Expected Results and Procedural Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                |                           |  |
| Purpose: To verify that the DUT transmits valid FLP data. This includes an acceptable Selector Field combination, advertises the correct abilities in the Technology Ability Field, and transmits proper initial values for the Remote Fault, Acknowledge, and Next Page bits.                                                                                                                                                                                                                                                                                                                                                                                                             |                |                           |  |
| <ul> <li>a. The number of pulses in a burst should be 17-33 (inclusive).<br/>The data in the default base code word should not change.</li> <li>b. The Selector Field combination should correspond to S[4:0]=00001 as defined in Table 28A-1.<br/>The Technology Ability Field should advertise the proper abilities as indicated in Table 28B-1.<br/>The DUT should not advertise any abilities that it does not possess.<br/>The value of the Remote Fault bit should be zero.<br/>The value of the Acknowledge bit should be zero.<br/>The value of the Next Page bit should be one if it supports Next Page and desires a Next Page exchange, otherwise it should be zero.</li> </ul> |                |                           |  |
| Comments on Test Desults                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                |                           |  |
| <ul> <li>a. Of 955 default Base Page FLPs observed, all contained 23 pulses and contained identical 16-bit Link Code Words which would correspond to a value of 81E1 in MII Register 4.</li> <li>b. The DUT was observed to transmit by default: <ul> <li>A Selector Field corresponding to 802.3.</li> <li>A Technology Ability Field corresponding to 10BASE-T half duplex, 10BASE-T full duplex, 100BASE-TX half duplex, and 100BASE-TX full duplex.</li> <li>PAUSE and ASM_DIR PAUSE bits set to zero.</li> <li>Remote Fault (RF) and Acknowledge (ACK) bits both set to zero.</li> <li>Next Page (NP) bit set to one.</li> </ul> </li> </ul>                                          |                |                           |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |                           |  |
| Test # and Label                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Part(s)        | <b>Result</b> (s)         |  |
| 28.1.4 – NLP Compliance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | a              | PASS                      |  |
| Expected Results and Procedural Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                |                           |  |
| Purpose: To verify the DUT's link pulse waveforms meet specification.<br>a. Under each test setup, the FLP's link pulses should fit within the N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | NLP template   | defined in Figure 14-12,  |  |
| <i>Transmitter Waveform for link test pulse</i> . After the differential outpuremain below +50 mV.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | t voltage droj | ps below -50 mV, it shall |  |

#### **Comments on Test Results**

a. The NLPs comprising an FLP were verified to conform to the LTP (NLP) template specified in Figure 14-12, *Transmitter waveform for link test pulse*. Conformance was verified for both terminations 'Test Load 1' and 'Test Load 2' specified in Figure 14-11, *Start-of-TP\_IDL test load*. Also, for each test load, conformance was verified both with and without a Twisted pair cable model inserted into the channel, as illustrated in Figure 14-8, *Differential output voltage test*.

For the observed waveform envelopes for each case, refer to the Figures 1 through 4 at the end of this report.

| Test # and Label                         |   | <b>Result</b> (s) |
|------------------------------------------|---|-------------------|
| 28.1.5 – Break Link Timer                | а | PASS              |
| Expected Results and Procedural Comments |   |                   |

Purpose: To verify that the DUT ceases transmission within the acceptable range.

a. The DUT is sent a series of 20 identical, validly formed FLP bursts without the ACK bit set. Once reception of the FLP bursts cease, the DUT should enter the TRANSMIT DISABLE state. Of 10 gaps observed, the minimum and maximum gap between the last FLP sent from the DUT to the resumption of FLPs from the DUT, is observed. The DUT's break\_link\_timer should be in the range 1200 to 1500 ms.

#### **Comments on Test Results**

a.  $1.243 \text{ s} \leq \text{break}\_\text{link}\_\text{timer} \leq 1.341 \text{ s}.$ 

| Test # and Label                         | Part(s) | Result(s) |
|------------------------------------------|---------|-----------|
| 28.1.6 – Link Fail Inhibit Timer         | a       | PASS      |
|                                          | b       | PASS      |
|                                          | c       | PASS      |
| Expected Results and Procedural Comments |         |           |

Purpose: To verify that the DUT will defer for the proper amount of time before attempting to verify the status of the link determined by the Auto-Negotiation process.

- a. The DUT is sent a sequence of FLPs designed to cause it to enter the FLP LINK GOOD CHECK state and resolve a 10BASE-T link. Upon entering this state, the DUT should cease FLP transmission and source a 10BASE-T link signal for the duration of link\_fail\_inhibit\_timer. At this point, since it has not received a valid link from the Link Partner, it should determine that link\_status=fail, and should cease sending a 10BASE-T link signal as it proceeds to the TRANSMIT DISABLE state. The DUT's link\_fail\_inhibit\_timer + transmit\_link\_burst\_timer should lie in the range 750 to 1000 ms.
- b. Repeat previous sequence ('a') with the addition of 100BASE-TX advertisement. The DUT should cease FLP transmission and source a 100BASE-TX link signal for the duration of link\_fail\_inhibit\_timer. At this point, since it has not received a valid link from the Link Partner, it should determine that link\_status=fail, and should cease sending a 100BASE-TX link signal as it proceeds to the TRANSMIT DISABLE state. The DUT's link\_fail\_inhibit\_timer should lie in the range 750 to 1000 ms.
- c. Repeat sequence ('a') with the addition of 1000BASE-T advertisement, via a Next Page exchange. The DUT should cease FLP transmission and source a 1000BASE-T link signal for the duration of link\_fail\_inhibit\_timer. At this point, since it has not received a valid link from the Link Partner, it should determine that link\_status=fail, and should cease sending a 1000BASE-T link signal as it proceeds to the TRANSMIT DISABLE state. The DUT's link\_fail\_inhibit\_timer should lie in the range 750 to 1000 ms.

#### **Comments on Test Results**

- a. Of 10 observed intervals between FLP cessation and 10BASE-T link signaling cessation + transmit\_link\_burst\_timer, the minimum was 783 ms.
- b. Of 10 observed intervals between FLP cessation and 100BASE-TX link signaling cessation, the minimum was 900 ms.
- c. Of 10 observed intervals between FLP cessation and 1000BASE-T link signaling cessation, the minimum was 875 ms.

Λ

| Test # and Label                         |   | Result(s)      |
|------------------------------------------|---|----------------|
| 28.1.7 – Remote Fault Bit                | a | Not Applicable |
| Expected Results and Procedural Comments |   |                |

Purpose: To verify that if the DUT implements the Remote Fault function, the DUT properly sets the Remote Fault bit in its Link Code Word and keeps the Remote Fault bit set until exiting the COMPLETE ACKNOWLEDGE state and restarting Auto-Negotiation.

a. If the DUT supports the Remote Fault function, the Remote Fault bit should be set in all FLPs that are transmitted. The device is sent enough FLPs with the Remote Fault bit set to cause the DUT to set ability\_match=true. The DUT should have the Remote Fault bit set when it sends FLPs with the ACK bit set, and when the DUT restarts Auto-Negotiation, the Remote Fault bit should still be set. The device is then sent enough FLPs to cause the DUT to obtain both an ability\_match and an acknowledge\_match. When the DUT restarts Auto-Negotiation, the Remote Fault bit should not be set.

#### **Comments on Test Results**

a. The DUT was observed to not support the Remote Fault function.

| Test # and Label                         | Part(s) | Result(s) |
|------------------------------------------|---------|-----------|
| 28.1.8 – Failed Link for HCD             | a       | PASS      |
| Expected Results and Procedural Comments |         |           |
|                                          |         |           |

Purpose: To verify that the DUT starts a re-negotiation upon the reception of a link\_status=FAIL from the resolved highest common denominator (HCD) technology.

a. The DUT should restart Auto-Negotiation upon reception of the link\_status=FAIL message. The DUT is connected to another 100BASE-TX device. Once the device's LEDs indicated a link, the connection was broken. Thus, referring to Figure 28-16, *Arbitration state diagram*, the DUT should leave the FLP LINK GOOD state and progress through the TRANSMIT DISABLE state to the ABILITY DETECT state.

#### **Comments on Test Results**

a. The delay observed from the end of transmission by the DUT to the first FLP transmitted by the DUT was measured to be approximately break\_link\_timer value, which would indicate proper state-machine behavior.

## **GROUP 2: BASE PAGE RECEPTION**

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 28.2.1 – Ability Match                   | а       | PASS              |
|                                          | b       | PASS              |
|                                          | с       | PASS              |
|                                          | d       | PASS              |
| Expected Results and Procedural Comments |         |                   |

Purpose: To verify that the DUT enters the ACKNOWLEDGE DETECT state upon reception of complete, consecutive, and consistent FLP bursts, ignoring the value of the Acknowledge bit.

- a. The DUT should not enter the ACKNOWLEDGE DETECT state after the reception of 3 identical FLPs. The DUT should enter the ACKNOWLEDGE DETECT state after the reception of at least 4 complete and matching FLPs, regardless of the value of the Acknowledge bit. For use in later tests, the number of FLPs required by the DUT to enter into the ACKNOWLEDGE DETECT state (n) is recorded.
- b. The device is sent (n) FLPs separated by 16 ms, where (n) is the minimum number of FLPs required to put the DUT into the ACKNOWLEDGE DETECT state (determined in part a, above). The 1<sup>st</sup> and 3<sup>rd</sup> FLPs are identical, and the 2<sup>nd</sup> and 4<sup>th</sup> FLPs are identical (assuming n=4), but one bit different than the 1<sup>st</sup> and 3<sup>rd</sup>. All FLPs are identical except for the Technology Ability Fields. The DUT should not enter the ACKNOWLEDGE DETECT state. All one-bit differences are tested.
- c. The DUT is sent a sequence of (n) NLPs and FLPs. The FLPs in the sequence are all identical. The pattern is then varied such that the number of FLPs and NLPs changes; however, the total amount sent never exceeds (n).
- d. The DUT should reset to its default Base Page and be sending FLPs with the Acknowledge Bit not set, after restarting Auto-Negotiation.

- a. The device was observed to not set its ACK bit upon receipt of 3 identical FLPs. The device was observed to set its ACK bit upon receipt of the fourth FLP regardless of the ACK bit, indicating that the DUT entered the ACKNOWLEDGE DETECT state.
- b. In all cases, the DUT was observed to properly not set its ACK bit upon receipt of the alternating FLPs.
- c. In all cases, the DUT was observed to properly not set its ACK bit upon receipt of alternating FLPs and NLPs.
- d. The DUT was observed to properly reset to its default Base Page.

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 28.2.2 – Acknowledge Match               | а       | PASS              |
|                                          | b       | PASS              |
|                                          | с       | PASS              |
| Expected Results and Procedural Comments |         |                   |

Purpose: To verify that the DUT enters the COMPLETE ACKNOWLEDGE state only after receiving 3 consecutive and consistent FLPs with the Acknowledge bit set.

- a. The DUT is sent (n) FLPs without the ACK bit set, and a certain amount of FLPs with the ACK bit set, but otherwise identical. Where (n) is the value found in test #28.2.1 to cause the DUT to enter the ACKNOWLEDGE DETECT state. The DUT should obtain an acknowledge match and enter the COMPLETE ACKNOWLEDGE state after the reception of 3 such FLPs with the ACK bit set.
- b. The DUT is sent (n) identical FLPs without the ACK bit set, then another identical FLP, but with the ACK bit set, then an FLP that is one bit different, and finally an FLP identical to the first FLP with the ACK bit set. In this way, the DUT does not see three consecutive FLPs with the ACK bit set and thus should not determine acknowledge\_match=TRUE. The DUT should never enter the COMPLETE ACKNOWLEDGE state, and should send out FLPs with the Acknowledge bit set until nlp\_test\_max\_timer expires. Following the FLPs should be a gap of 'break\_link\_timer' until FLP transmission resumes. All one-bit differences are tested.
- c. The DUT is sent two groups of FLPs. The first group is comprised of (n) valid FLPs. The second group is comprised of one FLP with ACK, followed by one NLP, followed by FLPs with ACK until (m) is reached, where (m) is the minimum number of FLPs with ACK required to put the DUT into the COMPLETE ACKNOWLEDGE state (determined in part a, above). All the FLPs are the same except for the Acknowledge bit. The patterns are re-transmitted increasing the amount of NLPs sent in the second group, but never exceeding (m).

- a. The DUT was observed to enter the COMPLETE ACKNOWLEDGE state after the reception of 3 FLPs with the ACK bit set.
- b. The DUT continued transmission of FLPs with ACK set after it received the last FLP from the traffic generator until the nlp\_test\_max\_timer expired. Additionally, following the last FLP from the DUT was a gap of approximately break\_link\_timer before FLP transmission resumed.
- c. In all cases, the DUT was observed to properly not enter the COMPLETE ACKNOWLEDGE state.

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 28.2.3 – Consistency Match               | а       | PASS              |
|                                          | b       | PASS              |
|                                          | с       | PASS              |
| Expected Results and Procedural Comments |         |                   |

Purpose: To verify that the DUT performs a consistency match test on received FLPs.

- a. The DUT is sent (n) FLPs without the ACK bit set and then (m) FLPs with the ACK bit set. The transmitted abilities in the first set of (n) FLPs differ from those in the second set of (m) FLPs. Where (n) is the value found in test #28.2.1 and where (m) is the value found in test #28.2.2. All FLPs are sent with 16 ms spacing. The DUT should cease transmitting FLPs immediately once the inconsistent FLPs are received. All one bit different combinations are tested.
- b. The DUT should require 1 FLP to determine that the link partner is Auto-Negotiation able. The DUT should then require 3 identical FLPs (ignoring the ACK bit) in order to set ability\_match=true. If the 3 FLPs received all had the ACK bit set, then acknowledge\_match=true as well; however, upon transition to the ACKNOWLEDGE DETECT state, acknowledge\_match should be reset to false. At this point, the DUT may re-evaluate acknowledge\_match, prior to receiving additional FLPs, and determine that the last three FLPs were identical with the ACK bit set, and reset acknowledge\_match to true. In this case, the DUT should enter COMPLETE ACKNOWLEDGE after receiving 4 FLPs, where at least the last three FLPs are identical with the ACK bit set. Alternatively, the DUT's acknowledge\_match function may only update following the receipt of a new FLP. In this case acknowledge\_match cannot be set true until another identical FLP with ACK bit set is received. Thus, a total of 5 identical FLPs would be required for the DUT to enter the COMPLETE ACKNOWLEDGE state, where the last three FLPs received must have the ACK bit set.
- c. The DUT is sent (n) valid FLPs and then (m) additional pulses varying between NLPs and FLPs with the Acknowledge bit set. All the FLPs are identical except for the Acknowledge bit. The patterns are re-transmitted increasing the amount of NLPs sent in the second group, but never exceeding (m).

#### **Comments on Test Results**

- a. In all cases, the DUT properly detected consistency\_match=false and terminated transmission of FLPs, even if an FLP was being transmitted.
- b. The DUT was observed to enter the COMPLETE ACKNOWLEDGE state after receiving 4 identical FLPs with the ACK bit set.
- c. In all cases, the DUT properly ceased transmission of FLPs.

| Test # and Label                         | Part(s) | Result(s) |
|------------------------------------------|---------|-----------|
| 28.2.4 – Complete Acknowledge            | а       | PASS      |
| Expected Results and Procedural Comments |         |           |

Purpose: To verify that the DUT sends out a valid number of Link Code Words after the COMPLETE ACKNOWLEDGE state has been entered.

a. The DUT is sent (n) FLPs without the ACK bit set and then (m) FLPs with the ACK bit set (enough to put the DUT into COMPLETE ACKNOWLEDGE), but otherwise identical. After the COMPLETE ACKNOWLEDGE state has been entered, the DUT should send out remaining\_ack\_cnt FLPs containing its Link Code Word. The remaining\_ack\_cnt is defined as 6 to 8 inclusive, additional FLPs.

#### **Comments on Test Results**

a. The DUT transmitted 7 additional FLPs with ACK bit set before it attempted to establish a link.

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 28.2.5 – Behavior with Incomplete FLPs   | а       | PASS              |
|                                          | b       | Informative       |
|                                          | с       | PASS              |
| Expected Results and Procedural Comments |         |                   |

Purpose: To observe the DUT's behavior upon receipt of incomplete FLP bursts.

- The DUT should not enter the ACKNOWLEDGE DETECT state upon reception (n) FLPs, when the "FLPs" a. contain only 9 or fewer data bits. The FLPs must be spaced so that the time required to transmit the entire sequence is greater than nlp\_test\_max\_timer.
- INFORMATIVE: The DUT may enter the ACKNOWLEDGE DETECT state upon reception of the minimum b. number of "FLPs" (as in part a) when the "FLPs" contain 10 to 16 data bits. This value should correspond to the implemented rx\_bit\_cnt\_check value.
- The DUT should not enter the ACKNOWLEDGE DETECT state upon reception of FLPs split into two halves, c. each half being separated by 16 ms.

#### **Comments on Test Results**

- The DUT was observed to not set its ACK bit upon receipt of "FLPs" with only 1 through 9 data bits. a.
- The DUT was observed to set its ACK bit upon receipt of FLPs with 17 clock pulses (16 data bits). This b. suggests that the implemented rx\_bit\_cnt\_check value is 17. This test is not judged on a pass/fail basis as a DUT may "receive" an "FLP" with fewer than 17 clock pulses without timing out (refer to Figure 28-15, Receive state diagram); however, there is no requirement that received short FLPs be evaluated by the ability match function.
- The DUT was observed to not set its ACK bit upon receipt of a 'normal' FLP pulled apart in time, as described c. in the test procedure.

| Test # and Label                         | Part(s) | Result(s) |
|------------------------------------------|---------|-----------|
| 28.2.6 – Acceptance of Long FLPs         | a       | PASS      |
|                                          | b       | PASS      |
| Expected Results and Procedural Comments |         |           |

Purpose: To verify that the DUT properly accepts FLPs containing more than 16 data positions by ignoring all but the first 16 data bits.

- The DUT is sent 4 long FLPs, each with an extra data one (requiring 1 extra data and 1 extra clock pulse). It a. should enter the ACKNOWLEDGE DETECT state
- The DUT is sent 4 long FLPs, each with 5 extra data pulses, (requiring 2 extra data, and 5 extra clock pulses). It b. should enter the ACKNOWLEDGE DETECT state upon receipt of these FLPs.

#### **Comments on Test Results**

The DUT properly entered the ACKNOWLEDGE DETECT state as observed by the setting of its ACK bit. a.

The DUT properly entered the ACKNOWLEDGE DETECT state as observed by the setting of its ACK bit. b.

| Test # and Label                         | Part(s) | Result(s) |
|------------------------------------------|---------|-----------|
| 28.2.7 – Next Page and Remote Fault Bits | а       | PASS      |
|                                          | b       | PASS      |
| Expected Results and Procedural Comments |         |           |

Purpose: To verify that the DUT can handle the reception of an FLP from a Next Page capable device as well as the reception of a flagged Remote Fault bit.

- a. The DUT is sent (n) FLPs with the Next Page bit set to one, and (m) FLPs with the NP and ACK bits set to one. It should enter the COMPLETE ACKNOWLEDGE state.
- b. The DUT is sent (n) FLPs with the Remote Fault bit set to one, and (m) FLPs with the RF and ACK bits set to one. It should set the Remote Fault bit in its MII Status Register, and any other behavior is unpredictable.

#### **Comments on Test Results**

- a. The DUT properly entered the COMPLETE ACKNOWLEDGE state.
- b. The DUT properly entered the COMPLETE ACKNOWLEDGE state.

| Test # and Label                                                         | Part(s)             | Result(s)              |
|--------------------------------------------------------------------------|---------------------|------------------------|
| 28.2.8 – Selector Field Combinations                                     | a                   | PASS                   |
|                                                                          | b                   | PASS                   |
| Expected Results and Procedural Comments                                 |                     |                        |
|                                                                          |                     |                        |
| Purpose: To verify that the DUT accepts FLPs with the Selector Field set | to a reserved cor   | mbination or to the    |
| defined Isochronous Ethernet combination.                                |                     |                        |
|                                                                          |                     |                        |
| a. The DUT is sent (n) identical FLPs with Selector Fields of 00000      | ), 11000, 11111,    | and 01000 (Isochronous |
| Ethernet). The DUT should enter the ACKNOWLEDGE DETECT s                 | state in all cases. |                        |
| b. The DUT is sent (n) identical FLPs with Selector Fields of 00000      | ), 11000, 11111,    | and 01000 (Isochronous |
| Ethernet) along with (m) additional, identical FLPs; enough to           | put the DUT the     | hrough the COMPLETE    |

Ethernet) along with (m) additional, identical FLPs; enough to put the DUT through the COMPLETE ACKNOWLEDGE state. The DUT should enter the COMPLETE ACKNOWLEDGE state on all Selector Field combinations.

- a. In all cases, the DUT properly entered the ACKNOWLEDGE DETECT state as observed by the setting of its ACK bit.
- b. In all cases, the DUT properly entered the COMPLETE ACKNOWLEDGE state.

| Test # and Label                         | Part(s) | Result(s) |
|------------------------------------------|---------|-----------|
| 28.2.9 – Technology Ability Field Bits   | а       | PASS      |
|                                          | b       | PASS      |
| Expected Results and Procedural Comments |         |           |

Purpose: To verify that the DUT accepts FLPs with different combinations of the Technology Ability Field bits set to logic one.

- a. The DUT is sent (n) identical FLPs with varying Technology Ability Field bits set to one. It should enter the ACKNOWLEDGE DETECT state on all combinations of Technology Ability Field bits set to one.
- b. The DUT is sent (n) identical FLPs with varying Technology Ability Field bits set to one along with (m) additional identical FLPs, enough to put the DUT through the COMPLETE ACKNOWLEDGE. The DUT should enter the COMPLETE ACKNOWLEDGE state on all combinations of Technology Ability Field bits set to one.

#### **Comments on Test Results**

- a. In all cases, the DUT properly entered the ACKNOWLEDGE DETECT state as observed by the setting of its ACK bit.
- b. In all cases, the DUT properly entered the COMPLETE ACKNOWLEDGE state.

#### Test # and Label

28.2.10 – Identification of Link Partner as Auto-Negotiation Able Expected Results and Procedural Comments

Purpose: To verify that the DUT is able to recognize its link partner as capable of Auto-Negotiation within specification.

Part(s)

a

Result(s)

PASS

a. The DUT should recognize the Link Partner as Auto-Negotiation able when flp\_cnt=done. Note: According to Figure 28-15, *Receive state diagram*, flp\_cnt gets incremented to '1' after the *second* received pulse. This first pulse does not increment flp\_cnt. Thus, the conformant range for flp\_cnt (6 to 17) corresponds to a range of 7 to 18 received pulses.

#### **Comments on Test Results**

a. flp\_cnt was observed to be 9 (thus flp\_cnt=done after 10 pulses).

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 28.2.11 – Range of NLP Timer             | а       | PASS              |
|                                          | b       | PASS              |
| Exported Desults and Dreadqueal Comments |         |                   |

Purpose: To verify that the DUT accepts FLP bursts with proper spacing, and refuses those with spacing outside of the acceptable range.

- a. The DUT is sent (n) FLPs at a valid spacing, which cause it to enter the ACKNOWLEDGE DETECT state and set its Acknowledge bit. This process is repeated, but the FLP-to-FLP spacing is *decreased* until the DUT no longer sets its Acknowledge bit. The values from when the DUT sets its ACK bit to when the DUT no longer sets its ACK bit are taken as the range of the nlp\_test\_min\_timer. This range should lie between 5 ms and 7 ms.
  b. The above procedure is repeated, but instead the FLP spacing is *increased*, and a range for the
- nlp\_test\_max\_timer is determined. This range should lie between 50 ms and 150 ms.

- a.  $5.6 \text{ ms} \le \text{nlp}_{\text{test}} \text{min}_{\text{timer}} \le 6.2 \text{ ms}.$
- b. 73 ms  $\leq$  nlp\_test\_max\_timer  $\leq$  129 ms.

| Test # and Label                                                          | Part(s)           | Result(s)                 |
|---------------------------------------------------------------------------|-------------------|---------------------------|
| 28.2.12 – Range of FLP Test Timer                                         | a                 | PASS                      |
|                                                                           | b                 | PASS                      |
| Expected Results and Procedural Comments                                  |                   |                           |
|                                                                           |                   |                           |
| Purpose: To verify that the DUT determines that its link partner is Au    | to-Negotiation al | ble upon receiving pulses |
| spaced within flp_test_min_timer and flp_test_max_timer, and does not r   | ecognize a device | as Auto-Negotiation able  |
| upon receiving pulses spaced outside the acceptable range.                |                   |                           |
|                                                                           |                   |                           |
| a. The flp_test_min_timer should lie between 5 $\mu$ s and 25 $\mu$ s.    |                   |                           |
| b. The flp_test_max_timer should lie between 165 $\mu$ s and 185 $\mu$ s. |                   |                           |
|                                                                           |                   |                           |
| Comments on Test Results                                                  |                   |                           |
|                                                                           |                   |                           |
| a. $15 \mu s \leq flp\_test\_min\_timer \leq 16 \mu s.$                   |                   |                           |
| b. $168 \ \mu s \le flp\_test\_max\_timer \le 169 \ \mu s.$               |                   |                           |

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 28.2.13 – Range of Data Detect Timer     | а       | PASS              |
|                                          | b       | PASS              |
|                                          | с       | PASS              |
| Expected Results and Procedural Comments |         |                   |

Purpose: To verify that the DUT accepts data pulses with proper spacing and refuses data pulses with spacing outside the acceptable range.

- a. The data\_detect\_min\_timer should lie between 15 µs and 47 µs.
- b. The data\_detect\_max\_timer should lie between 78 µs and 100 µs.
- c. The DUT should ignore the first data pulse and decode the second data pulse as logic one causing the DUT to enter the ACKNOWLEDGE DETECT state.

#### **Comments on Test Results**

- a.  $16 \ \mu s \le data\_detect\_min\_timer \le 30 \ \mu s.$
- b.  $84 \ \mu s \le data\_detect\_max\_timer \le 96 \ \mu s.$
- c. The DUT properly entered the ACKNOWLEDGE DETECT state

#### Test # and Label

28.2.14 – Transmit Disable State Expected Results and Procedural Comments

Purpose: To verify that the DUT enters the ABILITY DETECT state upon completion of break\_link\_timer from the TRANSMIT DISABLE state.

Part(s)

a

Result(s)

PASS

a. The DUT should resume FLP transmission after break\_link\_timer is finished, regardless of the received FLPs during the time where the DUT was in the TRANSMIT DISABLE state.

#### **Comments on Test Results**

a. The DUT was observed to resume FLP transmission after the break\_link\_timer was finished.

| Test # and Label                         | Part(s) | Result(s)   |
|------------------------------------------|---------|-------------|
| 28.2.15 – Priority Resolution Function   | а       | PASS        |
|                                          | b       | Informative |
| Expected Results and Procedural Comments |         |             |

Purpose: To verify that the device under test properly configures the highest common denominator (HCD) technology for the transmitted technologies in a link code word.

- a. In every case, the DUT should resolve a link at the highest priority possible based on the priority resolution function for the technologies advertised
- b. INFORMATIVE: The DUT should enter the FLP LINK GOOD CHECK state and may disable all Ethernet PMAs.

- a. The DUT was observed to resolve a link at the highest priority possible in every case based on the technologies advertised.
- b. The DUT was observed to enter the FLP LINK GOOD CHECK state and disable all Ethernet PMAs.



## **GROUP 3: PARALLEL DETECTION**

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 28.3.1 – Single Link Ready               | а       | PASS              |
| Expected Results and Procedural Comments |         |                   |

Purpose: To verify that the DUT properly monitors the status of single\_link\_ready during Parallel Detection.

a. The DUT is sent 'lc\_max' 10BASE-T Link Test Pulses causing the device to transition to the LINK STATUS CHECK state in Figure 28-16, *Arbitration state diagram*. According to Figure 28-17, *NLP Receive Link Integrity Test state diagram*, after the link\_loss\_timer expires, the DUT should see link\_status[NLP]=FAIL, and thus detect single\_link\_ready=false. Referring to Figure 28-16, this should immediately cause a transition from LINK STATUS CHECK to PARALLEL DETECTION FAULT. A conformant device should cease FLP transmission for approximately link\_loss\_timer when parallel detecting a 10BASE-T link.

#### **Comments on Test Results**

a. The DUT ceased FLP transmission for approximately link\_loss\_timer + transmit\_link\_burst\_timer\_after reception of link test pulse transmission. This shows that the DUT properly transitions to the PARALLEL DETECTION FAULT state once single\_link\_ready=false.

#### Test # and Label

28.3.2 – Range of Auto-Negotiation Wait Timer Expected Results and Procedural Comments

Purpose: To verify that the implemented value of autoneg\_wait\_timer is within the specified range of 500 to 1000ms

Part(s)

a

**Result(s)** 

PASS

a. The DUT is sent NLPs continuously and the delay between the cessation of FLPs and the transmission of NLPs from the DUT is measured. The minimum observed value of this interval is taken as the upper bound of the autoneg\_wait\_timer. The lower bound is obtained by finding X, where X is the number of NLPs that will cause the DUT to never enter FLP LINK GOOD CHECK state. Sending X+1 NLPs will cause the DUT to enter the FLP LINK GOOD CHECK state. The value of X, along with the value of lc\_max from test 28.4.1 and the link\_loss\_timer from test 28.4.3 are used to calculate the lower bound (see results).

The range of the autoneg\_wait\_timer should lie within the range of 500 ms to 1000 ms.

#### **Comments on Test Results**

a.  $512 \text{ ms} \le \text{autoneg}_\text{wait}_\text{timer} \le 555.775 \text{ ms}.$ 

When sent a stream of NLPs spaced at 7 ms, the minimum of 10 observed gaps from FLP transmission to NLP (10BASE-T link) transmission was 555.775 ms. This establishes the upper bound on autoneg\_wait\_timer.

When 64 NLPs spaced at 7 ms were sent, the DUT transmitted FLPs after cessation of NLP reception. When 65 NLPs were sent, the DUT transmitted NLPs approximately link\_loss\_timer after the last received NLP (105 ms observed). From 10BASE-T related tests lc\_max was 3, and link\_loss\_timer was between 85 ms and 111 ms. For the case of 64 NLPs, 63 seven ms gaps were sent, 2 seven ms gaps were consumed for lc\_max, thus a time of: (63 - 2) \* 7 ms + 85 ms = 512 ms. This establishes the lower bound on autoneg\_wait\_timer.

## **GROUP 4: 10BASE-T RELATED TESTS**

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 28.4.1 – Link Count Max                  | а       | PASS              |
| Expected Results and Procedural Comments |         |                   |

Purpose: To verify that the DUT implements lc\_max within 2 to 10 Link Test Pulses.

a. The DUT should cease FLP transmission for approximately link\_loss\_timer after receiving between 2 to 10 validly spaced Link Test Pulses.

#### **Comments on Test Results**

a. lc\_max was observed to be 3.

| Test # and Label                   | Par | rt(s) | Result(s) |
|------------------------------------|-----|-------|-----------|
| 28.4.2 – Range of Link Test Timers | 1   | ı     | PASS      |
|                                    | l   | )     | PASS      |
|                                    |     |       | PASS      |
|                                    |     |       |           |

Expected Results and Procedural Comments

Purpose: To verify that the DUT accepts NLPs (link test pulses) with proper spacing, and refuses those with spacing outside of the acceptable range.

- a. The DUT is sent 'lc\_max' Link Test Pulses. The spacing between these pulses is decreased until the DUT no longer enters the LINK STATUS CHECK state. The link\_test\_min\_timer should lie between 2 ms and 7 ms.
- b. The DUT is sent 'lc\_max' Link Test Pulses. The spacing between these pulses is increased until the DUT no longer enters the LINK STATUS CHECK state. The link\_test\_max\_timer should lie between 25 ms and 150 ms.
- c. The DUT is sent a continuous stream of Link Test Pulses with the spacing that is less than link\_test\_min\_timer. The device should never enter the LINK STATUS CHECK state.

- a.  $5.6 \text{ ms} \le \text{link}_{\text{test}_{\text{min}_{\text{timer}}} \le 6.3 \text{ ms}.$
- b.  $67 \text{ ms} \le \text{link}_{\text{test}_{\text{max}_{\text{timer}}} \le 95 \text{ ms}}.$
- c. The DUT was observed to not enter the LINK STATUS CHECK state.

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 28.4.3 – Range of Link Loss Timer        | а       | PASS              |
| Expected Results and Procedural Comments |         |                   |

Purpose: To verify that the DUT implements link\_loss\_timer within 50 ms and 150 ms.

a. The DUT is sent one second of validly spaced Link Test Pulses in order to form a valid 10BASE-T link. A gap is introduced followed by another second of validly spaced Link Test Pulses. The length of the gap is increased until the DUT is observed to drop link. The DUT should keep link with a gap ranging from 50 ms to 150 ms.

**Comments on Test Results** 

a.  $85 \text{ ms} \le \text{link}_{\text{loss}_{\text{timer}}} \le 111 \text{ ms}.$ 

| Test # and Label                      | Part(s) | Result(s)      |
|---------------------------------------|---------|----------------|
| 28.4.4 – Link Integrity and RD Active | а       | FAIL           |
|                                       | b       | Not Applicable |
|                                       | с       | PASS           |
|                                       | d       | PASS           |

**Expected Results and Procedural Comments** 

Purpose: To verify that the DUT maintains 10BASE-T link upon reception of valid 10BASE-T frames.

- a. The DUT is sent 'lc\_max' pulses directly followed by a continuous stream of frames. The frames should satisfy RD=active such that when autoneg\_wait\_timer=done the device will begin transmitting valid 10BASE-T link.
- b. The DUT is sent one less than 'lc\_max' pulses directly followed by a continuous stream of frames. The DUT should never establish a link, and thus, never send out NLPs and never receive the frames. Figure 28-17, *NLP Receive Link Integrity Test state diagram*, requires that the DUT receive the number of Link Test Pulses determined by lc\_max before determining link\_status=READY.
- c. The DUT is sent a continuous stream of frames with no Link Test Pulses. The DUT should never establish a link, and thus, never send out NLPs and never receive frames.
- d. The DUT is sent a continuous stream of validly spaced Link Test Pulses until a 10BASE-T link is observed. Through the use of a DPDT relay, the receive channel of the DUT is then switched to a 100BASE-TX source for several seconds, and then switched back to the 10BASE-T frames. A conformant device should drop the 10BASE-T link and reestablish a 100BASE-TX link through Parallel Detection while the device is receiving the 100BASE-TX signaling and not establish a link upon the detection of 10BASE-T frames.

- a. It was observed that the DUT failed to remain in the NLP TEST PASS state after receiving 'lc\_max' Link Test Pulses followed by a constant stream of frames. The DUT was observed to transition to the NLP TEST FAIL RESET state, indicating that the RD state variable was improperly set to the value of *idle* upon the reception of 10BASE-T frames.
- b. This test was not performed. As was observed in part (a), the DUT did not properly implement the RD variable, therefore a test result from part (b) would be invalid.
- c. The DUT did not establish a 10BASE-T link from the reception of valid 10BASE-T frames spaced at 16 ms.
- d. The DUT was observed to source 10BASE-T Link Test Pulses after receiving validly spaced Link Test Pulses. When the DUT started receiving 100BASE-TX signaling, it was observed to drop the 10BASE-T link and parallel detect to a 100BASE-TX link. Upon switching back to the10BASE-T frames, the DUT was observed to drop the 100BASE-TX link and properly send FLPs.



Figure 1: LTP Mask (Test Load 1, No Twisted Pair Model)



Figure 2: LTP Mask (Test Load 1, With Twisted Pair Model)



Figure 3: LTP Mask (Test Load 2, No Twisted Pair Model)



Figure 4: LTP Mask (Test Load 2, With Twisted Pair Model)